2021-03-14 23:11:00 -07:00
|
|
|
* [x] Figure out the weird opAmp behavior
|
2021-03-16 19:02:06 -07:00
|
|
|
* [x] Design cell with strict metal policies
|
|
|
|
* [x] Add precharger version of memory cell (or explain how they compose)
|
|
|
|
* [x] Test cell in the _middle_.
|
|
|
|
* [x] Walk through the consequences of the read/write block being in the middle.
|
2021-03-16 19:02:58 -07:00
|
|
|
* [x] Figure out what to do with flopped write block.
|
2021-03-17 00:00:34 -07:00
|
|
|
* [x] Test data close to write block (it pulls up past clock low!)
|
2021-03-16 19:02:58 -07:00
|
|
|
* [ ] Drive wires to zero?
|
2021-03-17 11:51:50 -07:00
|
|
|
* [x] Add missing well connection in layout
|
|
|
|
* [x] Make sure width isn't too horrible
|
2021-03-16 23:25:36 -07:00
|
|
|
* [ ] Model additional delay for read read/write block select?
|
2021-03-17 11:51:50 -07:00
|
|
|
* [x] Model worst case of decoder
|
|
|
|
* [x] Cite [this](https://ieeexplore.ieee.org/document/210039)
|